# <u>feilipu</u>

Stuff I need to write down.

## Three Rings for the Z80

Posted on May 28, 2018 by feilipu

(<a href="https://feilipu.files.wordpress.com/2018/05/unico\_anello.png">https://feilipu.files.wordpress.com/2018/05/unico\_anello.png</a>)Over the past few years I've implemented a number of interfaces for Z80 peripherals based on the principal of the interrupt driven ring buffer. Each implementation of a ring exhibits its own peculiarities, based on the specific hardware. But essentially I have but one ring to bring them all and in the darkness bind them.



This is some background on how these interfaces work, why they're probably fairly optimal at what they do, and things to consider if extending these to other platforms and devices.

The ring buffer is a mechanism which allows a producer and a consumer of information to do so with a timing to suit their needs, and to do it without coordinating their timing.

The Wikipedia defines a <u>circular buffer (https://en.wikipedia.org/wiki/Circular\_buffer)</u>, or ring buffer, as a <u>data structure</u> (<a href="https://en.wikipedia.org/wiki/Data\_structure">https://en.wikipedia.org/wiki/Data\_structure</a>) that uses a single fixed-size <u>buffer</u> (<a href="https://en.wikipedia.org/wiki/Buffer\_(computer\_science)">https://en.wikipedia.org/wiki/Buffer\_(computer\_science)</a>) as if it were connected end-to-end. The most useful property of the ring buffer is that it does not need to have its elements relocated as they are added or consumed. It is best suited to be a <a href="https://en.wikipedia.org/wiki/FIFO\_(computing\_and\_electronics)">https://en.wikipedia.org/wiki/FIFO\_(computing\_and\_electronics)</a>) buffer.

### Background

Over the past few years, I've used the ring buffer mechanism written by <a href="Dean Camera">Dean Camera</a>
<a href="Millips://github.com/feilipu/avrfreertos/blob/master/freeRTOS10xx/include/ringBuffer.h">Millips://github.com/feilipu/avrfreertos/blob/master/freeRTOS10xx/include/ringBuffer.h</a>) in many <a href="AVR projects">AVR projects</a>
<a href="Millips://github.com/feilipu/avrfreertos/blob/master/freeRTOS10xx/lib\_io/serial.c#L1174">MILlips://github.com/feilipu/avrfreertos/blob/master/freeRTOS10xx/lib\_io/serial.c#L1174</a>). These include interrupt driven <a href="Millips://github.com/feilipu/avrfreertos/blob/master/freeRTOS10xx/lib\_io/serial.c#L1174">MILlips://github.com/feilipu/avrfreertos/blob/master/GA\_Synth/main.c#L668</a>) loop, and a <a href="main.c#L668">packet assembly and play-out</a>
<a href="main.c#L668">(https://github.com/feilipu/avrfreertos/blob/master/GA\_Synth/main.c#L668</a>) loop, and a <a href="main.c#L290">packet assembly and play-out</a>
<a href="main.c#L290">(https://github.com/feilipu/avrfreertos/blob/master/GA\_WalkieTalkie/main.c#L290</a>) buffer for a digital walkie-talkie.

More recently, I've been working with Z80 platforms and I've taken that experience into building interrupt driven ring buffer mechanisms for peripherals on the Z80 bus. These include three rings for three different USART implementations, and a fourth ring for an Am9511A APU.

(<a href="https://feilipu.files.wordpress.com/2018/05/circular\_buffer\_animation.gif">https://feilipu.files.wordpress.com/2018/05/circular\_buffer\_animation.gif</a>)But firstly, how does the ring buffer work? For the details, the Wikipedia entry on <a href="mailto:circular\_buffers">circular buffers</a> (<a href="https://en.wikipedia.org/wiki/Circular\_buffer">https://en.wikipedia.org/wiki/Circular\_buffer</a>) is the best bet. But quickly, the information (usually a byte, but not necessarily) is pushed into the buffer by the producer, and it is removed by the consumer.

The producer maintains a pointer to where it is inserting the data. The consumer maintains a pointer to where it is removing the data. Both producer and consumer have access to a count of how many items there are in the buffer and, critically, the act of counting entries present in the buffer and adding or removing data must be synchronised or <a href="https://en.wikipedia.org/wiki/Linearizability">https://en.wikipedia.org/wiki/Linearizability</a>).



### 8 Bit Optimisation

The AVR example code is written in C and is not optimised for the Z80 platform. By using some platform specific design decisions it is possible to substantially optimise the operation of a general ring buffer, which is important as the Z80 is fairly slow.

The first optimisation is to assume that the buffer is exactly one page or 256 bytes. The advantage we have there is that addressing in Z80 is 16 bits and if we're only using the lowest 8 bits of addressing to address 256 bytes, then we simply need to align the buffer onto a single 256 byte page and then <u>increment through the lowest byte</u>

(https://github.com/z88dk/z88dk/blob/master/libsrc/\_DEVELOPMENT/target/rc2014/device/acia/acia\_interrupt.asm#L34) of the buffer address to manage the pointer access.

If 256 bytes is too many to allocate to the buffer, then if we use a power of 2 buffer size, and then align the buffer within the memory so that it falls on the boundary of the buffer size, the calculation for the pointers becomes <a href="mailto:simple masking">simple masking</a> (<a href="https://github.com/z88dk/z88dk/blob/master/libsrc/\_DEVELOPMENT/target/rc2014/device/acia/acia\_interrupt.asm#L58">https://github.com/z88dk/z88dk/blob/master/libsrc/\_DEVELOPMENT/target/rc2014/device/acia/acia\_interrupt.asm#L58</a>) (rather than a decision and jump). Simple masking ensures that no jumps are taken, which means that the code flow or delay is constant no matter which place in the buffer is been written or read.

Note that although the number of bytes allocated to the buffer is 256, the buffer cannot be filled completely. A completely full 256 byte buffer cannot be discriminated from a zero fullness buffer. This does not apply where the buffer is smaller than the full page.

With these two optimisations in place, we can now look at three implementations of USART interfaces for the Z80 platform. These are the  $\underline{\text{MC6580 ACIA (http://www.cpcwiki.eu/imgs/3/3f/MC6850.pdf)}}$ , the  $\underline{\text{Zilog SIO/2 (http://www.z80.info/zip/um0081.pdf)}}$ , and the  $\underline{\text{Z180 ASCI (https://www-users.cs.york.ac.uk/~pcc/Circuits/64180/docs/z180faq.pdf)}}$  interface. There is also the  $\underline{\text{Am9511A}}$  ( $\underline{\text{http://www.cpushack.com/2010/09/23/arithmetic-processors-then-and-now/)}}$  interface, which is a little special as it has multiple independent ring buffers, and has multi-byte insertion.

### **Implementations**

To start the discussion, let us look at the ACIA implementation for the <a href="RC2014 CP/M-IDE">RC2014 CP/M-IDE</a>
(<a href="https://github.com/RC2014/280/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm">https://github.com/RC2014/280/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm</a>) bios. I have chosen this file because all of the functions are contained in one file, which provides an easier overview. The functions are identical to those found in the <a href="https://github.com/z88dk/z88dk/tree/master/libsrc/\_DEVELOPMENT/target/rc2014/device/acia">https://github.com/z88dk/z88dk/tree/master/libsrc/\_DEVELOPMENT/target/rc2014/device/acia</a>) device directory.

Using the ALIGN key word of the z88dk, the ring buffer itself is placed on a <u>page boundary</u> (<a href="https://github.com/RC2014/Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L1550">https://github.com/RC2014/Z80/RC2014/JDE/acia/cpm22bios.asm#L1550</a>), in the case of the receive buffer of 256 bytes, and on the <a href="https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L1543">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L1543</a>), in the case of the transmit buffer of 2^n bytes.

Note that although where the buffer is smaller than a full page all of the bytes in the buffer could be used, because the buffer counter won't overflow, but I haven't made that additional optimisation in my code. So no matter how many bytes are allocated to a buffer, one byte always remains unused.

Once the buffer is located, the process of producing and consuming data is left to either <u>put</u> (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L981) or get

(https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L920) functions which write to, or read from the buffer as and when they choose to. There is no compulsion for the main program flow to write or read at a particular time, and therefore the flow of code is never delayed. This is optimum from the point of view of minimising delay and maximising compute time. Additional functions such as <a href="flush">flush (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L898/">flush (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L956/</a>), and poll (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L956) are also provided to simplify program flow, and <a href="mailto:initialise-the-buffers-on-first-use">init (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L956/</a>) to set up the peripheral and initialise the buffers on first use.

With the buffer available then the <a href="interrupt">interrupt</a> (<a href="https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-</a> [DE/acia/cpm22bios.asm#L785) function can do its work. Once an interrupt from the peripheral is signalled, the interrupt code checks to see whether a byte has been received. If not then the interrupt (in the case of the ACIA and ASCI) must have been triggered by the transmit hardware becoming available.

If in fact a byte has been received by the peripheral then the interrupt code recovers the byte, and checks there is room in the buffer to store it. If not, then the byte is simply abandoned. If there is space, then the byte is stored, and the buffer count is incremented. It is critical that these two items happen atomically, which in the case of an interrupt is the natural situation.

If the transmission hardware has signalled that it is free, then the buffer is checked for an available byte to transmit. If none is found then the transmit interrupt is disabled. Otherwise the byte is retrieved from the buffer and written to the transmit hardware while the buffer count is decremented.

If the transmit buffer count reaches zero when the current byte is transmitted, then the interrupt must disable further transmit interrupts to prevent the interrupt being called unnecessarily (i.e. with the buffer fullness being empty).

#### Multi-byte Receive

Both the SIO and ASCI have multi-byte hardware FIFO buffers available. This is to prevent over-run of the hardware should the CPU be unable to service the receive interrupt in sufficient time. This could happen if the CPU is left with its general interrupt disabled for some time.

In this situation, the <u>SIO receive interrupt (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L844)</u> and the <u>ASCI interrupt (https://github.com/feilipu/yaz180/blob/master/yabios/asm\_common1\_driver.asm#L1339)</u> have the capability to check for additional bytes before continuing.

#### Transmit cut-through

One additional feature worth discussing is the presence of a transmit cut-through, which minimises delay when writing the "first byte". Because the Z80 processor is relatively slow compared to a serial interface, it is common for the transmit interface to be idle when the first byte of a sequence of bytes is written. In this situation writing the byte into the transmit buffer, and then signalling a pseudo interrupt (by calling the interrupt routine) would be very costly. In the case of the first byte it is much more effective simply to cut-through and write directly (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L1187) to the hardware.

#### **Atomicity**

For the ring buffer to function effectively, the <u>atomicity (https://en.wikipedia.org/wiki/Linearizability)</u> of specific operations must be guaranteed. During an interrupt in Z80 further interrupts are typically not permitted, so within the interrupt we have a degree of atomicity. The only exception to this rule is the Z80 Non Maskable Interrupt (<u>NMI (http://www.z80.info/zip/z80-interrupts\_rewritten.pdf)</u>), but since this interrupt is not compatible with CP/M it has never been used widely and is therefore not a real issue.

For the buffer get function the only concern is that the <u>retrieval of a byte is atomically linked to the number of bytes (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L934)</u> in the buffer.

For the put function it is similar, however as the <u>transmit interrupt needs to be enabled</u> (<a href="https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L1023">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/acia/cpm22bios.asm#L1023</a>) by the put function atomcity is required to ensure that this process is not interrupted.

#### Interrupt Mode

Across the three implementations there are three different Z80 interrupt modes in play. The Motorola ACIA is not a Zilog Z80 peripheral, so it can only signal a normal interrupt, and can therefore (without some dirty tricks) only work in Interrupt Mode 1. For the RC2014 implementation it is <a href="https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-</a>

<u>IDE/acia/cpm22bios.asm#L151)</u> and therefore when an interrupt is triggered it is up to the interrupt routine to determine why an interrupt has been raised. This leads to a fairly long and slow interrupt code.

The Z180 ASCI has two ports and is attached to the Z180 internal interrupt structure, which works effectively similarly to the Z80 Interrupt Mode 2, although it is actually independent from the Z80 interrupt mode. Each <u>Z180 internal interrupt</u> (<a href="https://github.com/feilipu/yaz180/blob/master/yabios/asm\_common1\_driver.asm#L1305">https://github.com/feilipu/yaz180/blob/master/yabios/asm\_common1\_driver.asm#L1305</a>) is separately triggered, however it still cannot discern between a receive and a transmit event. So the interrupt handling is essentially similar to that of the ACIA.

The Zilog SIO/2 is capable of being attached to the Z80 in Interrupt Mode 2. This means that the SIO is capable of being configured (<a href="https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/sio">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/sio</a> init async rodata.asm#L25) to load the Z80 address lines during an interrupt with a specific vector for each interrupt cause. The interrupts for <a href="maintenant-transmit empty">transmit empty</a> (<a href="https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L772">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L772</a>), received byte (<a href="https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L807">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L807</a>), transmit error, and receive error are all signalled separately via an <a href="maintenant-transmitterrupt">IM2 Interrupt Vector Table (https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L1625">https://github.com/RC2014Z80/RC2014/blob/master/ROMs/CPM-IDE/sio/cpm22bios.asm#L1625</a>). This leads to concise and fast interrupts, specific to the cause at hand. The SIO/2 is the most efficient of all the interfaces described here.

#### Multi-byte buffers

For interest, the <u>Am9511A interface (https://github.com/z88dk/z88dk/tree/master/libsrc/\_DEVELOPMENT/target/yaz180/device/am9511a)</u> uses two buffers

(https://github.com/z88dk/z88dk/blob/master/libsrc/\_DEVELOPMENT/target/yaz180/device/am9511a/\_ am9511a\_data.asm), one for the one byte commands, and one for the two byte operand pointers. The command buffer is loaded with actions that the APU needs to perform, including some special (non hardware) commands to support <u>loading</u>

(https://github.com/z88dk/z88dk/blob/master/libsrc/\_DEVELOPMENT/target/yaz180/device/am9511a/am9511a\_isr.asm#L59) and unloading operands

(https://github.com/z88dk/z88dk/blob/master/libsrc/\_DEVELOPMENT/target/yaz180/device/am9511a/am9511a\_isr.asm#L122) from the APU FILO.

A second Am9511A interface also uses two buffers, one for one byte commands, and one for either <a href="two">two</a> (<a href="https://github.com/feilipu/yaz180/blob/master/yabios/asm\_common1\_driver.asm#L976">two</a> (<a href="https://github.com/feilipu/yaz180/blob/master/yabios/asm\_common1\_driver.asm#L976">two</a> (<a href="https://github.com/feilipu/yaz180/blob/master/yabios/asm\_common1\_driver.asm#L987">two</a> (<a href="https://github.com

I've revised this above solution again and do it with three <u>byte operand (far) pointers</u> (<a href="https://github.com/z88dk/z88dk/commit/74093a424239e56a84b54ed827ef836497c0ae71">https://github.com/z88dk/z88dk/commit/74093a424239e56a84b54ed827ef836497c0ae71</a>), as that makes for a much simplified user experience. The operands don't have to be unloaded by the user. They simply appear auto-magically...

This entry was tagged <u>Am9</u>, <u>am9511a</u>, <u>assembly</u>, <u>interfaces</u>, <u>ring buffer</u>, <u>serial</u>, <u>uart</u>, <u>usart</u>, <u>Z180</u>, <u>Z80</u>, <u>z88dk</u>, <u>zilog</u>. Bookmark the <u>permalink</u>.

### One thought on "Three Rings for the Z80"

1. Pingback: Characterising Am9511A-1 APU | feilipu

A WordPress.com Website.